6 PCI-5565PIORC* Ultrahigh Speed Fiber-Optic Reflective Memory with Interrupts
Publication No. 500-9367855565-000 Rev. D.0
• Up to 256 nodes
• Connectivity with multimode fiber up to 300 m, singlemode fiber up to
10 km
• Dynamic packet size, 4 to 64 bytes of data per packet
• Fiber network transfer rate 43 MByte/s to 170 MByte/s
• 128/256 MBytes SDRAM Reflective Memory with selectable parity
• Independent Direct Memory Access (DMA) channel
• Four general purpose network interrupts; each with 32 bits of data
• Configurable endian conversion for multiple CPU architectures on the same
network
• Selectable PCI PIO window size from 2 MBytes to 64 MBytes to full installed
memory size
• Operating System support: Windows
®
2000, Windows XP, Linux
®
and
VxWorks
®
• RoHS Compliant
PCI Local Bus Compliance
The PCI-5565PIORC complies with requirements of the
PCI Local Bus Specification,
version 2.2
.
Vendor and Device Identification
The PCI Configuration register reserved for the vendor ID has the value of $114A,
which designates Abaco. The PCI Configuration register reserved for the device
ID has the value of $5565, which is Abaco’s board type.
Subsystem Vendor ID and Subsystem ID
The PCI Configuration register reserved for the subsystem vendor ID has the
value of $1556, which designates PLD applications. The PCI Configuration
register reserved for the subsystem ID has the value of $0080, which is the PLD
Applications PCI-X core identification number.
Comparison of the PCI-5565PIORC and the PCI-5565*
The classic PCI-5565* contains several components which have been combined
into a single FPGA (Field Programmable Gate Array) in the PCI-5565PIORC. The
components that were combined include a PCI interface device by PLX
Technologies, three separate smaller FPGAs, a transmit FIFO, and a receive FIFO.
The PCI-5565PIORC adds greater design flexibility and improved performance
over the classic PCI-5565 in at least three areas.
1. The PCI-5565PIORC’s DMA burst and PIO single read access rates have an
improvement over the classic PCI-5565.
2. The PCI-5565PIORC’s access bandwidth for the onboard SDRAM memory
has doubled, improving the overall throughput.
3. The PCI-5565PIORC is field upgradeable as new features are added.
The classic PCI-5565 contained a group of control registers within the PLX device
as well as a separate group of RFM specific control registers located in an FPGA.