Integration
0
0
0
t
t
t
1
t Reset
In
t int
t Delay
Out
IEC13000175-2-en.vsd
IEC13000175 V2 EN
Figure 404:
IN pulse length sufficient for integration to reach the set t
Delay
, OUT is
set until the t
Reset
time has elapsed, which resets t
Delay
and OUT
0
0
0
t
t
t
In
Integration
1
t int
t Delay
tReset
Out
IEC13000174=2=en.vsd
IEC13000174 V1 EN
Figure 405:
IN pulse too short for integration to reach the set t
Delay
0
0
0
t
t
t
1
In
Integration
t int
t Delay
Out
t Reset
t Reset
tReset
IEC13000176-2-en.vsd
IEC13000176 V1 EN
Figure 406:
IN pulse too short for integration to reach the set t
Delay
, and t
Reset
resets integration before next pulse can be integrated.
Section 15
1MRK502052-UEN B
Logic
850
Technical manual
Summary of Contents for Relion REG670
Page 1: ...Relion 670 series Generator protection REG670 2 0 IEC Technical manual ...
Page 2: ......
Page 44: ...38 ...
Page 58: ...52 ...
Page 80: ...74 ...
Page 106: ...100 ...
Page 482: ...476 ...
Page 548: ...542 ...
Page 570: ...564 ...
Page 600: ...594 ...
Page 608: ...602 ...
Page 630: ...624 ...
Page 862: ...856 ...
Page 1094: ...1088 ...
Page 1226: ...1220 ...
Page 1250: ...1244 ...
Page 1297: ...1291 ...