BIOS Setup
3-9
Memory Frequency
This item displays the frequency of memory module you are using.
DRAM Timing Selectable
This item sets the optimal timings for the following four items, depending on the
memory module you are using. The default setting “By SPD” configures these four
items by reading the contents in the SPD (Serial Presence Detect) device. The
EEPROM on the memory module stores critical parameter information about the
module, such as memory type, size, speed, voltage interface, and module banks.
CAS Latency Time
This item controls the latency between the DRAM read command and the time that
the data becomes actually available.
Active to Precharge Delay
This item controls the number of DRAM clocks used for DRAM parameters.
DRAM RAS# to CAS# Delay
This item controls the latency between the DRAM active command and the read/write
command.
DRAM RAS# Precharge
This item controls the idle clocks after issuing a precharge command to the DRAM.
Delayed Transaction
When set to [Enabled], the PCI bus will be freed up when the CPU is accessing 8-bit
ISA cards. This will allow PCI and ISA buses to be used more efficiently and
prevents performance dropping on the PCI bus. This process normally consumes
about 50-60 PCI clocks without PCI delayed transaction. Leave this item to its default
[Disabled] setting when using ISA cards that are not PCI 2.1 compliant.
User’s Manual
Summary of Contents for SI-2PA
Page 1: ...SI 2Pa Dual Socket 604 Server Board User s Manual 4200 0327 02 Rev 1 00...
Page 8: ...1 4 Chapter 1 1 3 Layout Diagram SI 2Pa...
Page 10: ...1 6 Chapter 1 SI 2Pa...
Page 30: ...2 20 Chapter 2 2 20 Chapter 2 SI 2Pa SI 2Pa...
Page 35: ...BIOS Setup 3 5 3 2 Advanced Menu 3 2 1 Advanced BIOS Features User s Manual...
Page 46: ...3 16 Chapter 3 SI 2Pa...
Page 56: ...A 4 Appendix A SI 2Pa...