MC96F6432
100
June 22, 2018 Ver. 2.9
10.8 Interrupt Enable Accept Timing
Figure 10.7 Interrupt Response Timing Diagram
10.9 Interrupt Service Routine Address
Figure 10.8 Correspondence between Vector Table Address and the Entry Address of ISR
10.10 Saving/Restore General-Purpose Registers
Figure 10.9 Saving/Restore Process Diagram and Sample Source
Main Task
Saving
Register
Restoring
Register
Interrupt
Service Task
INTxx : PUSH PSW
PUSH DPL
PUSH DPH
PUSH B
PUSH ACC
∙
∙
Interrupt_Processing:
∙
∙
POP ACC
POP B
POP DPH
POP DPL
POP PSW
RETI
02H
25H
00B3H
00B4H
Basic Interval Timer
Vector Table Address
0EH
2EH
0125H
0126H
Basic Interval Timer
Service Routine Address
01H
00B5H
Interrupt
Latched
Interrupt
goes
Active
System
Clock
Max. 4 Machine Cycle
4 Machine Cycle
Interrupt Processing
: LCALL & LJMP
Interrupt Routine
Summary of Contents for MC96F6432 Series
Page 24: ...MC96F6432 24 June 22 2018 Ver 2 9 4 Package Diagram Figure 4 1 48 Pin LQFP 0707 Package...
Page 25: ...MC96F6432 June 22 2018 Ver 2 9 25 Figure 4 2 44 Pin MQFP Package...
Page 26: ...MC96F6432 26 June 22 2018 Ver 2 9 Figure 4 3 32 Pin LQFP Package...
Page 27: ...MC96F6432 June 22 2018 Ver 2 9 27 Figure 4 4 32 Pin SOP Package...
Page 28: ...MC96F6432 28 June 22 2018 Ver 2 9 Figure 4 5 28 Pin SOP Package...