MC96F6432
June 22, 2018 Ver. 2.9
229
USI0CR4 (USI0 Control Register 4: For I2C mode) : DCH
7
6
5
4
3
2
1
0
IIC0IFR
–
TXDLYENB0
IIC0IE
ACK0EN
IMASTER0
STOPC0
STARTC0
R
–
R/W
R/W
R/W
R
R/W
R/W
Initial value : 00H
IIC0IFR
This is an interrupt flag bit for I2C mode. When an interrupt occurs, this
bit becomes
‘1’. This bit is cleared when all interrupt source bits in the
USI0ST2 register are cleared to
“0b”. Writing “1” has no effect.
0
I2C interrupt no generation
1
I2C interrupt generation
TXDLYENB0
USI0SDHR register control bit
0
Enable USI0SDHR register
1
Disable USI0SDHR register
IIC0IE
Interrupt Enable bit for I2C mode
0
Interrupt from I2C is inhibited (use polling)
1
Enable interrupt for I2C
ACK0EN
Controls ACK signal Generation at ninth SCL0 period.
0
No ACK signal is generated (SDA0 =1)
1
ACK signal is generated (SDA0 =0)
NOTES) ACK signal is output (SDA =0) for the following 3 cases.
1. When received address packet equals to USI0SLA bits in USI0SAR.
2. When received address packet equals to value 0x00 with GCALL0
enabled.
3. When I2C operates as a receiver (master or slave)
IMASTER0
Represent operating mode of I2C
0
I2C is in slave mode
1
I2C is in master mode
STOPC0
When I2C is master, STOP condition generation
0
No effect
1
STOP condition is to be generated
STARTC0
When I2C is master, START condition generation
0
No effect
1
START or repeated START condition is to be generated
Summary of Contents for MC96F6432 Series
Page 24: ...MC96F6432 24 June 22 2018 Ver 2 9 4 Package Diagram Figure 4 1 48 Pin LQFP 0707 Package...
Page 25: ...MC96F6432 June 22 2018 Ver 2 9 25 Figure 4 2 44 Pin MQFP Package...
Page 26: ...MC96F6432 26 June 22 2018 Ver 2 9 Figure 4 3 32 Pin LQFP Package...
Page 27: ...MC96F6432 June 22 2018 Ver 2 9 27 Figure 4 4 32 Pin SOP Package...
Page 28: ...MC96F6432 28 June 22 2018 Ver 2 9 Figure 4 5 28 Pin SOP Package...