MC96FM204/FM214
April 7, 2016 Ver. 1.8
57
P0OD (P0 Open-drain Selection Register) : 92H
7
6
5
4
3
2
1
0
P07OD
P06OD
P05OD
P04OD
P03OD
P02OD
P01OD
P00OD
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : 00H
P0OD[7:0]
Configure Open-drain of P0 Port
0
Push-pull output
1
Open-drain output
P0DB (P0 Debounce Enable Register): A6H
7
6
5
4
3
2
1
0
DBCLK1
DBCLK0
–
–
–
–
–
P00DB
R/W
R/W
–
–
–
–
–
R/W
Initial value: 00H
DBCLK[1:0]
Configure Debounce Clock of Port
DBCLK1 DBCLK0 Description
0
0
fx (SCLK)
0
1
fx/4
1
0
fx/4096
1
1
Reserved
P00DB
Configure Debounce of P00 Port
0
Disable
1
Enable
NOTES) 1. If the same level is not detected on enabled pin three or four times in a row at the sampling clock, the
signal is eliminated as noise.
2. A pulse level should be input for the duration of 3 clock or more to be actually detected as a valid
edge.
3. The port debounce is automatically disabled at stop mode and recovered after stop mode release.
Summary of Contents for MC96FM204
Page 17: ...MC96FM204 FM214 April 7 2016 Ver 1 8 17 4 Package Diagram Figure 4 1 20 Pin SOP Package ...
Page 18: ...MC96FM204 FM214 18 April 7 2016 Ver 1 8 Figure 4 2 20 Pin TSSOP Package ...
Page 19: ...MC96FM204 FM214 April 7 2016 Ver 1 8 19 Figure 4 3 16 Pin SOP Package ...
Page 20: ...MC96FM204 FM214 20 April 7 2016 Ver 1 8 Figure 4 4 16 Pin TSSOP Package ...