MC96FM204/FM214
April 7, 2016 Ver. 1.8
79
11. Peripheral Hardware
11.1 Clock Generator
11.1.1 Overview
As shown in Figure 11.1, the clock generator produces the basic clock pulses which provide the system clock to
be supplied to the CPU and the peripheral hardware. It contains main frequency clock oscillator. The main clock
operation can be easily obtained by attaching a crystal between the XIN and XOUT pin, respectively. The main
clock can be also obtained from the external oscillator. In this case, it is necessary to put the external clock signal
into the XIN pin and open the XOUT pin. The default system clock is 1MHz INT-RC Oscillator and the default
division rate is eight. In order to stabilize system internally, it is used 1MHz INT-RC oscillator on POR.
- Calibrated Internal RC Oscillator (8 MHz , 250kHz )
. INT-RC OSC/1 (8 MHz when fHFIRC, 250 kHz when fLFIRC)
. INT-RC OSC/2 (4 MHz when fHFIRC, 125 kHz when fLFIRC)
. INT-RC OSC/4 (2 MHz when fHFIRC, 62.5 kHz when fLFIRC)
. INT-RC OSC/8 (1 MHz when fHFIRC, 31.3 kHz when fLFIRC, Default system clock)
- Main Crystal Oscillator (0.4
– 12 MHz)
- Internal WDTRC Oscillator (6 kHz)
11.1.2 Block Diagram
Clock
Change
System
Clock Gen.
SCLK (fx)
(Core, System,
Peripheral)
DCLK
BIT
WDT
BIT overflow
X
IN
X
OUT
Main OSC
f
XIN
STOP Mode
XCLKE
Internal
RC OSC
LF INT-RC
(250KHz)
STOP Mode
HFIRCE
LFIRCE
STOP Mode
f
IRC
1/1
M
U
X
WDTRC OSC
(6kHz)
STOP Mode
WONS
IRCS[1:0]
Stabilization Time
Generation
M
U
X
/4096
BIT clock
WDT clock
f
LFIRC
f
HFIRC
Selector
And
Divider
SCLK[1:0]
2
/256
HF INT-RC
(8MHz)
1/2
1/4
1/8
Figure 11.1 Clock Generator Block Diagram
Summary of Contents for MC96FM204
Page 17: ...MC96FM204 FM214 April 7 2016 Ver 1 8 17 4 Package Diagram Figure 4 1 20 Pin SOP Package ...
Page 18: ...MC96FM204 FM214 18 April 7 2016 Ver 1 8 Figure 4 2 20 Pin TSSOP Package ...
Page 19: ...MC96FM204 FM214 April 7 2016 Ver 1 8 19 Figure 4 3 16 Pin SOP Package ...
Page 20: ...MC96FM204 FM214 20 April 7 2016 Ver 1 8 Figure 4 4 16 Pin TSSOP Package ...