MC97F6108A User’s manual
4. Memory organization
31
Table 5. SFR Map (continued)
Address
Function
Symbol
R/W
@Reset
7
6
5
4
3
2
1
0
C4H
Timer 2 Register Low
T2L
R
0
0
0
0
0
0
0
0
Capture 2 Data Register Low
CDR2L
R
0
0
0
0
0
0
0
0
PWM 2 Duty Register Low
PWM2DRL
W
0
0
0
0
0
0
0
0
C5H
Timer 2 Register High
T2H
R
0
0
0
0
0
0
0
0
Capture 2 Data Register High
CDR2H
R
0
0
0
0
0
0
0
0
PWM 2 Duty Register High
PWM2DRH
W
0
0
0
0
0
0
0
0
C6H
Timer 2 Data Register Low
T2DRL
W
1
1
1
1
1
1
1
1
PWM 2 Period Register Low
PWM2PRL
W
1
1
1
1
1
1
1
1
C7H
Timer 2 Data Register High
T2DRH
W
1
1
1
1
1
1
1
1
PWM 2 Period Register High
PWM2PRH
W
1
1
1
1
1
1
1
1
C8H
Comparator Flag Register
CFFLAG
R/W
–
–
–
0
0
0
0
0
C9H
Auto Period Mode Down Step Register
DSTEP
R/W
0
0
0
0
0
0
0
0
CAH
Timer 3 Mode Control Register
T3CR
R/W
0
0
0
0
0
0
0
0
CBH
Timer 3 Mode Control Register 1
T3CR1
R/W
–
–
0
0
0
0
0
0
CCH
Timer 3 Register Low
T3L
R
0
0
0
0
0
0
0
0
Capture 3 Data Register Low
CDR3L
R
0
0
0
0
0
0
0
0
PWM 3 Duty Register Low
PWM3DRL
W
0
0
0
0
0
0
0
0
CDH
Timer 3 Register High
T3H
R
0
0
0
0
0
0
0
0
Capture 3 Data Register High
CDR3H
R
0
0
0
0
0
0
0
0
PWM 3 Duty Register High
PWM3DRH
W
0
0
0
0
0
0
0
0
CEH
Timer 3 Data Register Low
T3DRL
W
1
1
1
1
1
1
1
1
PWM 3 Period Register Low
PWM3PRL
W
1
1
1
1
1
1
1
1
CFH
Timer 3 Data Register High
T3DRH
W
1
1
1
1
1
1
1
1
PWM 3 Period Register High
PWM3PRH
W
1
1
1
1
1
1
1
1
D0H
Program Status Word Register
PSW
R/W
0
0
0
0
0
0
0
0
D1H
PPG Max Period Register Low
PPGPXL
R/W
0
0
0
0
0
0
0
0
D3H
PPG Register Low
PPGL
R
0
0
0
0
0
0
0
0
PPG Capture Data Register Low
PPGCL
R
0
0
0
0
0
0
0
0
D4H
PPG Register High
PPGH
R
0
0
0
0
0
0
0
0
PPG Capture Data Register High
PPGCH
R
0
0
0
0
0
0
0
0
D5H
Timer Interrupt Status Register
TMISR
R/W
–
–
–
–
0
0
0
0
D6H
I2C Slave Address Register 1
I2CSAR1
R/W
0
0
0
0
0
0
0
0
D7H
I2C Slave Address Register
I2CSAR
R/W
0
0
0
0
0
0
0
0
D8H
Comparator Flag Enable Register
CFENAB
R/W
–
–
–
0
0
0
0
0
D9H
PPG Max Period Register High
PPGPXH
R/W
0
0
0
0
0
0
0
0
DAH
I2C Mode Control Register
I2CMR
R/W
0
0
0
0
0
0
0
0
DBH
I2C Status Register
I2CSR
R
0
0
0
0
0
0
0
0
DCH
SCL Low Period Register
I2CSCLLR
R/W
0
0
1
1
1
1
1
1
DDH
SCL High Period Register
I2CSCLHR
R/W
0
0
1
1
1
1
1
1
DEH
SDA Hold Time Register
I2CSDAHR
R/W
0
0
0
0
0
0
0
1
DFH
I2C Data Register
I2CDR
R/W
1
1
1
1
1
1
1
1
E0H
Accumulator Register
ACC
R/W
0
0
0
0
0
0
0
0
E1H
PPG Control Register 1
PPGCR2
R/W
0
0
0
0
0
–
–
–