MC97F6108A User’s manual
19. Memory programming
207
19.3
Serial in-system program mode
Serial in-system program uses the interface of debugger which uses two wires. Refer to 23.
Development tools in details about debugger.
19.3.1
Flash operation
Configuration (This Configuration is just used for the description below)
7
6
5
4
3
2
1
0
-
FEMR[4] & [1] FEMR[5] & [1]
-
-
FEMR[2]
FECR[6]
FECR[7]
-
ERASE&VFY
PGM&VFY
-
-
OTPE
AEE
AEF
Figure 101. The Sequence of Page Program and Erase of Flash Memory
Page Buffer Reset
Page Buffer Load (0X00H)
Erase
Erase Latency (500us)
Page Buffer Reset
Configuration Reg. setting
Cell Read
Pass/Fail?
No
Page Buffer Reset
Page Buffer Load
Program
Pgm Latency (500us)
Page Buffer Reset
Configuration Reg. setting
Cell Read
Yes
Pass/Fail?
Configuration Reg. Clear
Master Reset
In the case of OTP
OTPE flag Set
In the case of OTP
OTPE flag Set