3.1 Processor
The MIC-5332 is shipped with two CPUs and heat sinks installed. Please do not
attempt to remove the heat sinks, or the cooling performance will be affected.
Tampering with the heat sinks will result in loss of warranty.
3.2 Memory
3.2.1 Requirement
As described in Section 2.3, DDR3 DIMMs, the MIC-5332 supports 8 x DDR3 VLP
(very low-profile, 0.72inch; 18.29mm) un-buffered/registered ECC SDRAM DIMMs. To
allow proper MIC-5332 functionality, please comply with population requirements
when installing memory modules:
Mixing of Registered and Unbuffered DIMMs is not allowed.
To optimize the memory performance by balanced sharing the load on each
channel of a socket, Advantech
requires
to use the identical memory modules,
with the same density, rank, speed, timing parameters, and other factors.
Although unbalanced configurations might work, they are not supported by
Advantech.
For supported memory characteristics, please refer to Table 2.7, Supported DIMM
Configurations.
3.2.2 Memory Installation
Please review the following procedures for memory installation:
Figure 3.1 MIC-5332 DIMM Slots Overview
CPU0 CH0
CPU0 CH1
CPU0 CH3
CPU0 CH2
CPU1 CH2
CPU1 CH3
CPU1 CH0
CPU1 CH1
Summary of Contents for MIC-5332
Page 7: ...This page is left blank intentionally ...
Page 10: ...Chapter 1 Product Overview This chapter briefly describes the MIC 5332 ...
Page 15: ...Chapter 2 Board Features This chapter describes the MIC 5332 hardware features ...
Page 43: ...Figure 3 10 Jumper Locations JP1 JP5 JP6 ...
Page 44: ...Chapter 4 Hardware Management This chapter describes the IPMC firmware features ...
Page 105: ... root localhost ipmitool raw 0x2E 0x40 0x39 0x28 0x00 0x03 0x01 section ...
Page 108: ...Appendix A IPMI PICMG Command Subset Supported by IPMC ...
Page 120: ...33 48V_A 48V input feed A 34 48V_B 48V input feed B ...