Service Guide E8364-90001
5- 5
PNA Series Microwave Network Analyzers
Theory of Operation
E8362A, E8363A, E8364A
Source Group Operation
Source Group Operation
The source group produces a stable output signal by phase locking a yttrium-iron-garnet
(YIG) oscillator to a synthesized voltage-controlled oscillator (VCO). Refer to
for the full frequency range of the source. The outputs at the front panel test ports
are swept, stepped or CW signals. Maximum leveled output powers are listed in
. For a simple block diagram of the source group, refer to
In this section the following characteristics and assemblies of the source group are
described:
•
•
A8 Fractional-N Synthesizer Board
•
A17 L.O. Multiplier/Amplifier 10 (LOMA 10)
•
A18 Multiplier/Amplifier 20 (MA 20)
•
•
A20 L.O. Distribution Assembly (LODA)
•
(including rear-panel interconnects)
•
•
•
A21 Source Multiplier/Amplifier 50 (SOMA 50) (E8363A and E8364A Only)
•
(including rear-panel interconnects)
Band Modes
lists the L.O. harmonic number, the synthesizer frequency, the source frequency,
and the frequencies at various other locations within the analyzer for each band.
This table is referred to throughout this chapter and also appears on the overall block
diagram at the end of
The A10 frequency reference board produces a constant phase locked reference signal of
8.333 MHz which is sent to the A11 phase lock board.
The A8 fractional-N synthesizer board produces a fundamental LO signal which is sent
through the A17–A20 LO distribution path to the A27–A30 first converters. The frequency
is synthesized such that the mixing product of this LO signal with the main source output
is a constant 8.333 MHz. A portion of the 1st IF signal is passed through the phase lock
multiplexer on the A16 test set motherboard back to the A11 phase lock board to complete
the phase lock loop. In the A31–A34 receiver modules, this 1st IF signal is mixed with the
2nd LO signals to produce a constant 2nd IF signal at 41.667 kHz.
The A10 frequency reference board also produces a constant 33.1667 MHz signal which is
passed to the A35 receiver motherboard where the frequency is divided by four to produce
a constant 2nd LO signal of 8.29167 MHz. It is then divided into two signals, the 2nd LO
(a) and the 2nd LO (b). The 2nd LO (b) signal is phase shifted
+
90
°
relative to 2nd LO (a).
Both of these signals are then distributed to each of the four receiver modules.
Summary of Contents for E8362A
Page 11: ...Service Guide E8364 90001 1 1 1 Safety and Regulatory Information ...
Page 19: ...Service Guide E8364 90001 2 1 2 General Product Information ...
Page 29: ...Service Guide E8364 90001 3 1 3 Tests and Adjustments ...
Page 79: ...Service Guide E8364 90001 4 1 4 Troubleshooting ...
Page 139: ...Service Guide E8364 90001 5 1 5 Theory of Operation ...
Page 169: ...Service Guide E8364 90001 6 1 6 Replaceable Parts ...
Page 215: ...Service Guide E8364 90001 7 1 7 Repair and Replacement Procedures ...
Page 287: ...Service Guide E8364 90001 A 1 A Error Terms ...
Page 303: ...Service Guide E8364 90001 B 1 B Option Enable Utility ...
Page 309: ...Service Guide E8364 90001 C 1 C Firmware Upgrades ...
Page 313: ...Service Guide E8364 90001 D 1 D Operating System Recovery ...