ADM-SDEV-BASE/XCKU060 User Manual
V1.0 - 27th November 2018
FMC
Signal
Frequency
FPGA Input
IO Standard
"P" pin
"N" pin
1
CLK1_M2C_0
Variable
Bank 44
LVDS
AM22
AN22
1
CLK1_M2C_1
Variable
Bank 44
LVDS
AM21
AN21
2
CLK2_M2C_0
Variable
Bank 24
LVDS
AM32
AN32
2
CLK2_M2C_1
Variable
Bank 24
LVDS
AM31
AN31
2
CLK2_M2C_2
Variable
Bank 64
LVDS
AL19
AL18
2
CLK2_M2C_3
Variable
Bank 64
LVDS
AL17
AM17
3
CLK3_M2C_0
Variable
Bank 46
LVDS
H36
G36
3
CLK3_M2C_1
Variable
Bank 46
LVDS
G37
F37
3
CLK3_M2C_2
Variable
Bank 47
LVDS
F32
E32
3
CLK3_M2C_3
Variable
Bank 47
LVDS
F33
E33
Table 7 : CLK_M2C Connections
3.3.4 Module to Carrier MGTREF Clocks (GBTCLK_M2C)
Each connected FMC board can generate a number of differential MGT Reference clocks (as per the FMC
standard). They each connect to an MGTREFCLK input on the FPGA.
FMC
Signal
Frequency
FPGA Input
IO Standard
"P" pin
"N" pin
1
GBTCLK1_0_M2C
Variable
MGTREFCLK_225 LVDS
AM10
AM9
2
GBTCLK2_0_M2C
Variable
MGTREFCLK_224 LVDS
AT10
AT9
3
GBTCLK3_0_M2C
Variable
MGTREFCLK_226 LVDS
AH10
AH9
3
GBTCLK3_1_M2C
Variable
MGTREFCLK_227 LVDS
AE8
AE7
3
GBTCLK3_2_M2C
Variable
MGTREFCLK_228 LVDS
AA8
AA7
3
GBTCLK3_3_M2C
Variable
MGTREFCLK_126 LVDS
AD32
AD33
3
GBTCLK3_4_M2C
Variable
MGTREFCLK_127 LVDS
Y32
Y33
3
GBTCLK3_5_M2C
Variable
MGTREFCLK_128 LVDS
T32
T33
Table 8 : GCLK_M2C Connections
Page 10
Functional Description
ad-ug-1360_v1_0.pdf