XRM(2)-DAC-D4/1G User Guide
V2.2 - Mar 8, 2018
D7 to D0:
D2
I channel signal select bit 0,lsb
D1
I channel signal select bit 3, msb
D0
I channel output enable; 0 = all zeroes transmitted by FPGA, 1 =
FPGA generator data transmitted to DAC.
Clock
mux msb
Clock
mux lsb
Synth sample clock
Synth reference clock
0
0
Extck input
Extck input
0
1
Extck input
Internal reference
1
0
Internal VCXO
Extck input
1
1
Internal VCXO
Internal reference
Table 2 : Clock Muxing (D25,D24)
Page 29
Register Description
xrm-dac-d4-1g-manual_v2_2.pdf