Directory Structure
Figure 2-2: Directory Structure for the Generated Design Example
<pcie_a10_hip_0_example_design>
pcie_example_design
pcie_example_design.qpf
Altera_PCIe_Interop_test.zip
Readme_Altera_PCIe_interop_Test.txt
<design component>
synth
.
.
.
.
.
.
pcie_example_design_tb
<simulator>
<simulator>
software
windows
interop
<design component>
<component simulation model>
<component simulation model>
sim
sim
pcie_example_design_tb
<Simulation Script>
pcie_example_design.qsf
pcie_example_design.sdc
pcie_example_design.qsys
<Simulation Script>
Design Components for the Avalon-MM with DMA Testbench
Figure 2-3: Block Diagram for the Qsys DMA Design Example Simulation Testbench
Root Port BFM
(pcie_example_design_inst)
OR
Host Memory
Descriptors
Data
Driver
Transaction,
Hard IP for PCIe
Data Link,
and
Physical
Layers
On-Chip
Memory
DMA Data
PCI Express Example Design Testbench
Descriptor
Controller
DMA Engine
Avalon-MM to
PCIe TLP
Bridge
Arria 10 Hard IP for PCI Express Using Avalon-MM
with DMA Application Layer Interface
In
ter
connec
t
hip_serial
hip_pipe
The DMA simulation testbench includes the following components.
2-2
Directory Structure
UG-01145_avmm_dma
2015.11.02
Altera Corporation
Arria 10 PCI Express Quick Start Guide
Send Feedback