Source
Schematic Signal
Name
Device/Pin Number
I/O Standard
Description
J2.21
OV10640_DATA_
HS_N4
MAX 10/AB16
2.5V LVDS
Differential input data
Lane4 (high speed,
negative terminal)
J2.20
OV10640_DATA_
LP_P4
MAX 10/AA21
1.2V HSTL
Differential input data
Lane4 (low power,
positive terminal)
J2.21
OV10640_DATA_
LP_N4
MAX 10/AA22
1.2V HSTL
Differential input data
Lane4 (low power,
negative terminal)
J2.23
OV10640_CMOS_
RST
MAX 10/P4
1.8V LVCMOS
Reset/Power down
J2.24
OV10640_CMOS_
SDATA
MAX 10/N8
1.8V LVCMOS
Control Bus Data
J2.25
OV10640_CMOS_
SCLK
MAX 10/P5
1.8V LVCMOS
Control Bus Clock
J2.26
OV10640_24MHz MAX 10/N5
1.8V LVCMOS
24 MHz Reference Clock
Output
J2.27
OV10640_GYRO_
INT
MAX 10/N9
1.8V LVCMOS
Gyroscope Programmable
Interrupt
J2.28
OV10640_G_RDY MAX 10/R4
1.8V LVCMOS
Gyroscope Data Ready
J2.31
OV10640_XM_
INT1
MAX 10/R7
1.8V LVCMOS
Accelerometer and
magnetic sensor interrupt
1
J2.30
OV10640_XM_
INT2
MAX 10/R5
1.8V LVCMOS
Accelerometer and
magnetic sensor interrupt
2
J2.32
OV10640_FSIN
MAX 10/P8
1.8V LVCMOS
Frame sync input
J2.4, J2.5
1.8V
----
1.8V
1.8V
J2.1, J2.2, J2.3
3.3V
----
3.3V
3.3V
J2.6, J2.7, J2.10,
J2.13, J2.16,
J2.19, J2.22,
J2.29, J2.33,
J2.34
GND
----
GND
GND
UG-20006
2016.02.29
MIPI CSI-2 Receiver
3-27
Board Components
Altera Corporation
Send Feedback