2–18
Chapter 2: Board Components
Configuration, Status, and Setup Elements
Stratix IV GX FPGA Development Board, 530 Edition Reference Manual
November 2010
Altera Corporation
Board Settings DIP switch
The board settings DIP switch controls various features specific to the board and the
MAX
II CPLD EPM2210 System Controller logic design.
Table 2–11
shows the switch
controls and descriptions.
Table 2–12
lists the board settings DIP switch component reference and
manufacturing information.
JTAG Control DIP Switch
The JTAG control DIP switch is provided to either remove or include devices in the
active JTAG chain. However, the Stratix IV GX FPGA device is always in the JTAG
chain.
Table 2–13
shows the switch controls and its descriptions.
Table 2–11. Board Settings DIP Switch Controls
Switch Schematic Signal Name
Description
Default
1
MAX_DIP
Reserved
OFF
2
USB_DISABLEn
ON : Embedded USB-Blaster disabled
OFF : Embedded USB-Blaster enabled
OFF
3
LCD_PWRMON
ON : LCD driven from the Max II EPM2210 System Controller (power monitor)
OFF : LCD driven from the FPGA (no power monitor)
ON
4
FAN_FORCE_ON
ON : Fan forced ON at full-speed
OFF : Fan speed controlled by the MAX1619 device
OFF
5
CLK_SEL
ON : 100 MHz oscillator input select
OFF : SMA input select
ON
6
CLK_ENABLE
ON : On-Board oscillator enabled
OFF : On-Board oscillator disabled
ON
7
S4VCCH_SEL
ON : 1.4 V (default)
OFF : Reserved
ON
8
S4VCCA_SEL
ON : 3.0 V (default)
OFF : 2.5 V
ON
Table 2–12. Board Settings DIP Switch Component Reference and Manufacturing Information
Board Reference
Description
Manufacturer
Manufacturer
Part Number
Manufacturer Website
SW4
Eight-Position
slide DIP switch
C & K Components
TDA08H0SB1
www.ck-components.com
Table 2–13. JTAG Control DIP Switch Controls (Part 1 of 2)
Switch
Schematic Signal Name
Description
Default
1
EPM2210_JTAG_EN
ON : Bypass Max II CPLD EPM2210 System Controller
OFF : Max II CPLD EPM2210 System Controller in-chain
ON
2
HSMA_JTAG_EN
ON : Bypass HSMA
OFF : HSMA in-chain
ON