Chapter 3: Getting Started with the Avalon-MM Stratix V Hard IP for PCI Express
3–9
Adding the Remaining Components to the Qsys System
June 2012
Altera Corporation
Stratix V Hard IP for PCI Express
User Guide
7. Click
Finish
.
8. The On-chip memory component is added to your Qsys system.
9. On the
File
menu, click
Save
and type the file name ep_g1x4.qsys. You should
save your work frequently as you complete the steps in this walkthrough.
10. On the
Component Library
tab, type the following text string in the search box:
recon
r
Qsys filters the component library and shows all components matching the text
string you entered.
11. Click
Transceiver Reconfiguration Controller
and then click
+Add
. Specify the
parameters listed in
Table 3–10
.
1
Originally, you set the
Number of reconfiguration interfaces
to
5
. Although you
must initially create a separate logical reconfiguration interface for each channel and
TX PLL in your design, when the Quartus II software compiles your design, it merges
logical channels. After compilation, the design has two reconfiguration interfaces, one
for the TX PLL and one for the channels; however, the number of logical channels is
still five.
12. Click
Finish
.
13. The Transceiver Reconfiguration Controller is added to your Qsys system.
Memory initialization
Initialize memory content
Turn off this option
Enable non-default initialization file
Turn off this option
Enable In-System Memory Content Editor feature D
Turn off this option
Instance ID
Not required
Table 3–10. Transceiver Reconfiguration Controller Parameters
Parameter
Value
Device family
Stratix V
Number of reconfiguration interfaces
5
Optional interface grouping
Leave this entry blank
Enable offset cancellation
Leave this option on
Enable duty cycle distortion calibration
Leave this option off
Enable ATX PLL calibration
Leave this option off
Enable Analog controls
Leave this option off
Enable EyeQ block
Leave this option off
Enable AEQ block
Leave this option off
Enable channel/PLL reconfiguration
Leave this option off
Enable PLL reconfiguration support block
Leave this option off
Table 3–9. On-Chip Memory Parameters (Part 2 of 2)
Parameter
Value