June 2012
Altera Corporation
Stratix V Hard IP for PCI Express
4. Parameter Settings
This chapter describes the parameters which you can set using the MegaWizard
Plug-In Manager or Qsys design flow to instantiate a Stratix V Hard IP for PCI
Express This chapter also describes the parameters which you can set for the
Avalon-MM Stratix V Hard IP for P12CI Express in the Qsys design flow. For the most
part, the two Stratix V Hard IPs for PCI Express offer almost the same parameters as
indicates.
1
In the following tables, hexadecimal addresses in
green
are links to additional
Chapter 7, Register Descriptions
System Settings
The first group of settings defines the overall system.
describes these
settings.
Table 4–1. Parameters Available for the Stratix V Hard IP for PCI Express
Parameter Group
Application Layer Interface
Avalon-ST
Avalon-MM
v
v
Base Address Register (BAR) and Expansion ROM Settings
v
v
Base and Limit Registers for Root Ports
v
Device Identification Registers
v
v
PCI Express and PCI Capabilities Parameters
v
v
v
v
v
v
v
v
v
v
v
Avalon Memory-Mapped System Settings
—
v
Avalon to PCIe Address Translation Settings
—
v
:
(1) The Avalon-MM Stratix V Hard IP for PCI Express does not support Root Ports in the current release.
(2) The Avalon-MM Stratix V Hard IP for PCI Express supports one MSI request. You cannot change this feature.
Table 4–2. System Settings for PCI Express (Part 1 of 4)
Parameter
Value
Description
Number of Lanes
×1, ×4, ×8
Specifies the maximum number of lanes supported.
Lane Rate
Gen1 (2.5 Gbps)
Gen2 (5.0 Gbps)
Gen3 (8.0 Gbps)
Specifies the maximum data rate at which the link can operate. Gne3 is
only supported for Stratix V production devices.
June 2012
<edit Part Number variable in chapter>