Internal Memory Access Listings
5-36
ADSP-2126x SHARC Processor Hardware Reference
Short Word Addressing of Single-Data in SIMD
Mode
shows the SIMD, single-data, short word addressed access
mode. For short word addressing, the processor treats the data buses as
four 16-bit short word lanes. The explicitly addressed (named in the
instruction) 16-bit value is transferred using the least significant short
word lane of the PM or DM data bus. The implicitly addressed (not
named in the instruction, but inferred from the address in SIMD mode)
short word value is transferred using the 47–32 bit short word lane of the
PM or DM data bus. The processor drives the other short word lanes of
the PM or DM data buses with zeros (31–16 bit lane and 63–48 bit lane).
The instruction explicitly accesses the register
RX
and implicitly accesses
that register’s complementary register,
SX
. This instruction uses a
PEx
reg-
ister with an
RX
mnemonic. If the syntax named the
PEy
register
SX
as the
explicit target, the processor uses that register’s complement
RX
as the
implicit target. For more information on complementary registers, see
“Secondary Processor Element (PEy)” on page 5-19
.
shows the data path for one transfer. The processor accesses
short words sequentially in memory. For more information on arranging
data in memory to take advantage of this access pattern, see
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...