9-2
ADSP-2126x SHARC Processor Hardware Reference
bidirectional functionality provides greater flexibility for serial
communications. Further, two SPORTs can be combined to enable
full-duplex, dual-stream communications.
• All serial data signals have programmable receive and transmit
functions and thus have one transmit and one receive data buffer
register (double-buffer) and a bidirectional shift register associated
with each serial data signal. Double-buffering provides additional
time to service the SPORT.
•
-law and A-law compression/decompression hardware compand-
ing on transmitted and received words.
• An internally-generated serial clock and frame sync provide signals
in a wide range of frequencies. Alternately, the SPORT can accept
clock and frame sync input from an external source, as described in
.
• Interrupt-driven, single word transfers to and from on-chip mem-
ory controlled by the processor core, described in
.
• DMA transfers to and from on-chip memory. Each SPORT can
automatically receive or transmit an entire block of data.
• Chained DMA operations for multiple data blocks, see
• Four operation modes: DSP Standard Serial, Left-justified Sample
Pair, I
2
S, and multichannel. In standard DSP serial, Left-justified
Sample Pair, and I
2
S modes, when both A and B channels are used,
they transmit or receive data simultaneously, sending or receiving
bit 0 on the same edge of the serial clock, bit 1 on the next edge of
the serial clock, and so on. In multichannel mode, SPORT1, 3 or 5
can receive A and B channel data, and SPORT0, 2 or 4 transmits A
and B channel data selectively from up to 128 channels of a TDM
serial bitstream. This mode is useful for H.100/H.110 and other
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...