SPORT Operation Modes
9-14
ADSP-2126x SHARC Processor Hardware Reference
register. See
“Serial Port Control Registers (SPCTLx)” on page 9-50
more details.
Depending on the
SPTRAN
setting, these bits reflect the status of either the
TXSPxy
or
RXSPxy
data buffers.
Left-Justified Sample Pair Mode
Left-justified Sample Pair mode is a mode where in each frame sync cycle
two samples of data are transmitted/received—one sample on the high
segment of the frame sync, the other on the low segment of the frame
sync. Prior to development of the I
2
S standard, many manufacturers used
a variety of non-standard stereo modes. Some companies continue to use
this mode, which is supported by many of today’s audio front-end devices.
The programmer has control over various attributes of this mode. One
attribute is the number of bits (8- to 32-bit word lengths). However each
sample of the pair that occurs on each frame sync must be the same length.
Set the Late Frame Sync bit (
LAFS
bit) = 1 for Left-justified Sample Pair
mode. See
. Then, choose the frame sync edge
associated with the first word in the frame sync cycle, using the
FRFS
bit
(1 = Frame on Falling Frame Sync, 0 = Frame on Rising Frame Sync).
Refer to
for additional information about specify-
ing Left-justified Sample Pair mode.
In Left-justified mode, if both channels on a SPORT are set up to trans-
mit, then the SPORT transmits on channels (
TXSPxA
and
TXSPxB
)
simultaneously; each transmits a sample pair. If both channels on a
SPORT are set up to receive, the SPORT receives channels (
RXSPxA
and
RXSPxB
) simultaneously. Data is transmitted in MSB-first format.
Multichannel operation and companding are not supported in
Left-justified Sample Pair mode.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...