SPORT Control Registers and Data Buffers
9-48
ADSP-2126x SHARC Processor Hardware Reference
0x80F
MT4CCS2
0x0000 0000
SPORT4 Multichannel Transmit Compand Select 2
(Channel 95–64)
0x810
MT4CCS3
0x0000 0000
SPORT4 Multichannel Transmit Compand Select 3
(Channel 127–96)
0x811
MR5CCS0
0x0000 0000
SPORT5 Multichannel Receive Compand Select
0(Channel 31–0)
0x812
MR5CCS1
0x0000 0000
SPORT5 Multichannel Receive Compand Select 1
(Channel 63–32)
0x813
MR5CCS2
0x0000 0000
SPORT5 Multichannel Receive Compand Select 2
(Channel 95–64)
0x814
MR5CCS3
0x0000 0000
SPORT5 Multichannel Receive Compand Select 3
(Channel 127–96)
0x860
TXSP4A
0x0000 0000
SPORT4 Transmit Data Buffer; A channel data
0x861
RXSP4A
0x0000 0000
SPORT4 Receive Data Buffer; A channel data
0x862
TXSP4B
0x0000 0000
SPORT4 Transmit Data Buffer; B channel data
0x863
RXSP4B
0x0000 0000
SPORT4 Receive Data Buffer; B channel data
0x864
TXSP5A
0x0000 0000
SPORT5 Transmit Data Buffer; A channel data
0x865
RXSP5A
0x0000 0000
SPORT5 Receive Data Buffer; A channel data
0x866
TXSP5B
0x0000 0000
SPORT5 Transmit Data Buffer; B channel data
0x867
RXSP5B
0x0000 0000
SPORT5 Receive Data Buffer; B channel data
0xC00
SPCTL0
0x0000 0000
SPORT0 Serial Control Register
0xC01
SPCTL1
0x0000 0000
SPORT1 Serial Control Register
0xC02
DIV0
0x0000 0000
SPORT0 Divisor for Transmit/Receive SPORT0_-
CLK and SPORT0_FS
0xC03
DIV1
0x0000 0000
SPORT1 Divisor for Transmit/Receive SPORT1_-
CLK and SPORT1_FS
0xC04
SPMCTL01
0x0000 0000
SPORT 0/1 Multichannel Control Register
Table 9-5. SPORT Registers (Cont’d)
IOP
Address
Register
Reset
Description
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...