ADSP-2126x SHARC Processor Hardware Reference
12-13
Digital Audio Interface
(
SPORTx_CLK_PE_O
). Note that the input and output signal pair are never
used simultaneously. The pin enable signal dictates which of the two
SPORT lines appears at the DAI pin at any given time. By connecting all
three signals through the SRU, the standard SPORT configuration regis-
ters behave as documented in
“Serial Ports” in Chapter 9, Serial Ports
The SRU then becomes transparent to the peripheral.
demonstrates SPORT0 properly routed to DAI pins one through four;
although it can be equally well routed to any of the 20 DAI pins.
Though SPORT signals are capable of operating in this bidirectional man-
ner, it is not required that they be connected to the pin buffer this way. As
mentioned above, if the system design only uses a SPORT signal in one
direction, it is simpler and safer to connect the pin buffer enable pin
directly high or low as appropriate. Furthermore, signals in the SRU other
than the pin buffer enable signal (which is generated by the peripheral)
may be routed to the pin buffer enable input. For example, an outside
source may be used to ‘gate’ a pin buffer output by controlling the corre-
sponding pin buffer enable.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...