Timer Architecture
14-2
ADSP-2126x SHARC Processor Hardware Reference
The timers also share one common status and control register, the Timer
Global Status and Control (
TMSTAT
) register.
For information on the Timer registers, see
.
When clocked internally, the clock source is the ADSP-2126x’s core clock
(
CCLK
). The timer produces a waveform with a period equal to
2 x
TMxPRD
and a width equal to 2 x
TMxW
. The period and width are set
Figure 14-1. Timer Block Diagram
U
SUB
PERIOD
COUNT
PULSE WIDTH
PERIOD BUFFER
PULSE WIDTH BUFFER
32 (READ-ONLY)
32
32
–
EXPIRE
I/O MEMORY DATA BUS
+
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...