Secondary Processing Element (PEy)
2-52
ADSP-2126x SHARC Processor Hardware Reference
Even if the code uses a conditional operation to select whether the
transfer occurs, only the explicit transfer can take place if the desti-
nation register has no complement.
In the case where a DAG, control, or status register is both source and des-
tination, the data move operation executes the same as if SIMD mode
were disabled.
In both SISD and SIMD modes, the DSP supports bidirectional regis-
ter-to-register swaps. The swap always occurs between one register in each
processing element’s data register file.
Registers swaps use the special swap operator,
<->
. A register-to-register
swap occurs when registers in different processing elements exchange val-
ues; for example
R0
<->
S1
. Only single, 40-bit register-to-register swaps
are supported; double register operations are not supported.
When register-to-register swaps are unconditional, they operate the same
in SISD mode and SIMD mode. If a condition is added to the instruction
in SISD mode, the condition tests only in the PEx element and controls
the entire operation. If a condition is added in SIMD mode, the condition
tests in both the PEx and PEy elements separately and the halves of the
operation are controlled, as detailed in
.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...