ADSP-2126x SHARC Processor Hardware Reference
A-77
Registers Reference
12
CKRE
Clock Rising Edge Select.
Selects whether the serial port uses the ris-
ing edge if set, (= 1) or falling edge if cleared, (= 0) of the clock sig-
nal to sample data and the frame sync. CKRE is reserved when the
SPORT is in I
2
S and Left-justified Sample Pair mode.
13
FSR
Frame Sync Required Select.
Selects whether the serial port requires
if set, (= 1) or does not require if cleared, (= 0) a transfer frame sync.
FSR is reserved when the SPORT is in I
2
S mode, Left-Justified Sam-
ple Pair mode and multichannel mode.
14
IFS
(IMFS)
Internal Frame Sync Select.
Selects whether the serial port uses an
internally generated frame sync if set, (= 1) or uses an external frame
sync if cleared, (= 0). This bit is reserved when the SPORT is in I
2
S,
Left-justified Sample Pair mode and Multichannel mode.
15
DIFS
Data Independent Frame Sync Select.
Selects whether the serial port
uses a data-independent frame sync (sync at selected interval,
if set, = 1) or uses a data-dependent frame sync (sync when TX FIFO
is not empty or when RX FIFO is not full). This bit is reserved when
the SPORT is in Multichannel mode.
16
LFS
(LMFS, FRFS)
Active Low Frame Sync Select.
Selects an active low FS if set, (= 1)
or active high FS if cleared, (= 0).
17
LAFS
Late Transmit Frame Sync Select.
Selects a late frame sync (FS
during first bit, if set, = 1) or an early frame sync (FS before first bit,
if cleared, = 0). This bit is reserved when the SPORT is in multi-
channel mode.
18
SDEN_A
Enable Channel A Serial Port DMA.
Enables if set, (= 1) or disables
if cleared, (= 0) the serial port’s A channel DMA.
19
SCHEN_A
Enable Channel A Serial Port DMA Chaining.
Enables if set, (= 1)
or disables if cleared, (= 0) the serial port’s channel A DMA chaining.
20
SDEN_B
Enable Channel B Serial Port DMA.
Enables if set, (= 1) or disables
if cleared, (= 0) the serial port’s channel B DMA.
21
SCHEN_B
Enable Channel B Serial Port DMA Chaining.
Enables if set, (= 1)
or disables if cleared, (= 0) the serial port’s channel B DMA chaining.
Table A-23. SPCTLx Register Bit Descriptions (Cont’d)
Bits
Name
Definition
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...