ADSP-BF59x Blackfin Processor Hardware Reference
15-17
Parallel Peripheral Interface
No Frame Syncs
In this mode, data blocks specified by the DMA controller are sent out
through the PPI with no framing. That is, once the DMA channel is con-
figured and enabled, and the PPI is configured and enabled, data transfers
will take place immediately, synchronized to
PPI_CLK
. See
Figure 15-9
for
an illustration of this mode.
In this mode, there is a delay of up to 16
SCLK
cycles (for > 8-bit
data) or 32
SCLK
cycles (for 8-bit data) between enabling the PPI
and transmission of valid data. Furthermore, DMA must be config-
ured to transmit at least 16 samples (for > 8-bit data) or 32 samples
(for 8-bit data).
1 or 2 External Frame Syncs
In these modes, an external receiver can frame data sent from the PPI.
Both 1-sync and 2-sync modes are supported. The top diagram in
Figure 15-10
shows the 1-sync case, while the bottom diagram illustrates
the 2-sync mode.
There is a mandatory delay of 1.5
PPI_CLK
cycles, plus the value
programmed in
PPI_DELAY
, between assertion of the external frame
sync(s) and the transfer of valid data out through the PPI.
Figure 15-9. TX Mode, 0 Frame Syncs
CLK
PPIx
PPI_CLK
RECEIVER
8- TO 16-BIT DATA
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...