Index
I-26
ADSP-BF59x Blackfin Processor Hardware Reference
SPI
(continued)
initialization,
13-44
internal interfaces,
13-10
interrupt outputs,
13-16
interrupts,
13-46
master mode,
13-14
,
13-17
master mode DMA operation,
13-23
mode fault error,
13-39
multiple slave systems,
13-8
overview,
1-13
reception error,
13-41
registers, table,
13-33
SCK signal,
13-4
slave boot mode,
16-44
slave device,
13-5
slave mode,
13-15
,
13-19
slave mode DMA operation,
13-26
slave-select function,
13-37
slave transfer preparation,
13-21
SPI_FLG mapping to port pins,
13-38
starting DMA transfer,
13-49
starting transfer,
13-45
stopping,
13-46
stopping DMA transfers,
13-50
switching between transmit and receive,
13-22
timing,
13-6
transfer formats,
13-11
to
13-13
transfer initiate command,
13-17
,
13-18
transfer modes,
13-18
transfer protocol,
13-12
,
13-13
transmission error,
13-40
transmission/reception errors,
13-38
transmit collision error,
13-41
using DMA,
13-9
word length,
13-35
SPI_BAUD (SPI baud rate) register,
13-33
,
13-34
SPI_BAUD values,
13-34
SPI_CTL (SPI control) register,
13-5
,
13-33
,
13-35
,
13-36
SPI_FLG (SPI flag) register,
13-7
,
13-8
,
13-33
,
13-37
SPIF (SPI finished) bit,
13-9
,
13-22
,
13-39
SPI_RDBR shadow[15:0] field,
13-43
SPI RDBR shadow (SPI_SHADOW
register),
13-33
SPI RDBR shadow (SPI_SHADOW)
register,
13-43
SPI_RDBR (SPI receive data buffer)
register,
13-33
,
13-42
SPI_SHADOW (SPI RDBR shadow)
register,
13-33
,
13-43
SPI slave select,
13-37
SPISS signal,
13-6
,
13-7
,
13-8
,
13-12
SPI_STAT (SPI status) register,
13-33
,
13-38
,
13-39
SPI_TDBR (SPI transmit data buffer)
register,
13-33
,
13-41
,
13-42
SPORT,
1-11
,
14-1
to
14-73
2X clock recovery control,
14-24
active low vs. active high frame syncs,
14-32
channels,
14-14
clock,
14-29
clock frequency,
14-25
,
14-61
clock rate,
14-2
clock rate restrictions,
14-26
companding,
14-28
configuration,
14-10
data formats,
14-27
data word formats,
14-55
disabling,
14-10
DMA data packing,
14-23
enable/disable,
14-9
enabling multichannel mode,
14-17
framed serial transfers,
14-31
framed vs. unframed,
14-30
frame sync,
14-31
,
14-34
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...