UG-1262
Rev. B | Page 83 of 312
MAXIMUM VALUE CHECK REGISTER
Address: 0x400C20B0, Reset: 0x00000000, Name: ADCMAX
Table 98. Bit Descriptions for ADCMAX
Bits
Bit
Name Settings Description
Reset Access
[31:16] Reserved
Reserved.
0x0 R
[15:0] MAXVAL
ADC Maximum Threshold. Optional maximum ADCDAT threshold. If a value greater
than ADCMAX is measured by the ADC, ADCINTSTA, Bit 5 is set to 1.
0x0 R/W
MAXIMUM SLOW MOVING REGISTER
Address: 0x400C20B4, Reset: 0x00000000, Name: ADCMAXSMEN
Table 99. Bit Descriptions for ADCMAXSMEN
Bits
Bit
Name Settings Description
Reset Access
[31:16] Reserved
Reserved.
0x0 R
[15:0] MAXSWEN
ADC Maximum Hysteresis Value. If a value >ADCMAX is measured by the ADC,
ADCINTSTA, Bit 5 is set. ADCINTSTA, Bit 5 is set until ADCDAT < ADCMAX −
ADCMAXSMEN, Bits[15:0].
0x0 R/W
DELTA CHECK REGISTER
Address: 0x400C20B8, Reset: 0x00000000, Name: ADCDELTA
Table 100. Bit Descriptions for ADCDELTA
Bits Bit
Name
Settings
Description
Reset
Access
[31:16] Reserved
Reserved.
0x0 R
[15:0] DELTAVAL
ADCDAT Code Differences Limit Option. If two consecutive ADCDAT results have a
difference greater than ADCDELTA, Bits[15:0], an error flag is set via ADCINTSTA, Bit 6.
0x0 R/W
STATISTICS MODULE CONFIGURATION REGISTER
Address: 0x400C21C4, Reset: 0x00000000, Name: STATSCON
Includes mean and outlier detection blocks.
Table 101. Bit Descriptions for STATSCON
Bits Bit
Name Settings
Description
Reset
Access
[31:7] Reserved
Reserved.
0x0 R
[6:4]
SAMPLENUM
Sample Size. Sets the number of ADC samples used for each statistic calculation.
0x0
R/W
0
128
samples.
1
64
samples.
10
32
samples.
11
16
samples.
100
8
samples.
[3:1] Reserved
Reserved.
0x0 R/W
0 STATSEN
Statistics
Enable.
0x0
R/W
0
Disable
statistics.
1
Enable
statistics.