Debug Support
8-16
Copyright © ARM Limited 2000. All rights reserved.
In the SHIFT-DR state of the TAP state machine, the read/write bit, the register address
and the register value for writing, are shifted in.
For a write, the register value is updated when the UPDATE-DR state is reached.
For reading, return to SHIFT-DR through CAPTURE-DR to shift out the register value.
0
1011
0
C15.DT
Data tag read/write (uses
C15.C.Ind)
Read/write
0
1011
1
C15.IT
Instruction tag read/write (uses
C15.C.Ind)
Read/write
1
1110
1
C15.Mem
Memory RAM BIST control
Read/write
a.For CP15 register 6, CRm corresponds to the region number (0 to 7).
Table 8-5 Mapping of scan chain 15 address field to CP15 registers (continued)
Address
Register
[37]
[36:33]
[32]
Number
Name
Type
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...