AC Parameters
A-10
Copyright © ARM Limited 2000. All rights reserved.
T
ovwd
Rising CLK to HWDATA[31:0] valid
-
30%
T
ohwd
HWDATA[31:0] hold time from rising CLK
>0%
-
T
isrdy
HREADY input setup to rising CLK
75%
-
T
ihrdy
HREADY input hold from rising CLK
-
0%
T
isrsp
HRESP[1:0] input setup to rising CLK
50%
-
T
ihrsp
HRESP[1:0] input hold from rising CLK
-
0%
T
isrd
HRDATA[31:0] input setup to rising CLK
40%
-
T
ihrd
HRDATA[31:0] input hold from rising CLK
-
0%
T
ovcpen
Rising CLK to CPCLKEN valid
-
30%
T
ohcpen
CPCLKEN hold time from rising CLK
>0%
-
T
ovcpid
Rising CLK to CPINSTR[31:0] valid
-
30%
T
ohcpid
CPINSTR[31:0] hold time from rising CLK
>0%
-
T
ovcpctl
Rising CLK to transaction control valid
-
30%
T
ohcpctl
Transaction control hold time from rising CLK
>0%
-
T
iscphs
Coprocessor handshake input setup to rising CLK
50%
-
T
ihcphs
Coprocessor handshake input hold from rising CLK
-
0%
T
ovcplc
Rising CLK to CPLATECANCEL valid
-
30%
T
ohcplc
CPLATECANCEL hold time from rising CLK
>0%
-
T
ovcpps
Rising CLK to CPPASS valid
-
30%
T
ohcpps
CPPASS hold time from rising CLK
>0%
-
T
ovcprd
Rising CLK to CPDOUT[31:0] valid
-
30%
T
ohcprd
CPDOUT[31:0] hold time from rising CLK
>0%
-
T
iscpwr
CPDIN[31:0] input setup to rising CLK
40%
-
T
ihcpwr
CPDIN[31:0] input hold from rising CLK
-
0%
Table A-1 Timing parameter definitions (continued)
Symbol
Parameter
Min
Max
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...