AC Parameters
Copyright © ARM Limited 2000. All rights reserved.
A-9
A.2
AC timing parameter definitions
Table A-1 shows target AC parameters. All figures are expressed as percentages of the
CLK period at maximum operating frequency.
Note
The figures quoted are relative to the rising clock edge after the clock skew for internal
buffering has been added. Inputs given a 0% hold figure therefore require a positive
hold relative to the top-level clock input. The amount of hold required is equivalent to
the internal clock skew.
Table A-1 Timing parameter definitions
Symbol
Parameter
Min
Max
T
cyc
CLK cycle time
100%
-
T
ishen
HCLKEN input setup to rising CLK
85%
-
T
ihhen
HCLKEN input hold from rising CLK
-
0%
T
isrst
HRESETn de-assertion input setup to rising CLK
90%
-
T
ihrst
HRESETn de-assertion input hold from rising CLK
-
0%
T
ovreq
Rising CLK to HBUSREQ valid
-
30%
T
ohreq
HBUSREQ hold time from rising CLK
>0%
-
T
ovlck
Rising CLK to HLOCK valid
-
30%
T
ohlck
HLOCK hold time from rising CLK
>0%
-
T
isgnt
HGRANT input setup to rising CLK
40%
-
T
ihgnt
HGRANT input hold from rising CLK
-
0%
T
ovtr
Rising CLK to HTRANS[1:0] valid
-
30%
T
ohtr
HTRANS[1:0] hold time from rising CLK
>0%
-
T
ova
Rising CLK to HADDR[31:0] valid
-
30%
T
oha
HADDR[31:0] hold time from rising CLK
>0%
-
T
ovctl
Rising CLK to AHB control signals valid
-
30%
T
ohctl
AHB control signals hold time from rising CLK
>0%
-
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...