Signal Descriptions
B-2
Copyright © ARM Limited 2000. All rights reserved.
B.1
Signal properties and requirements
In order to ensure ease of integration of the ARM946E-S into embedded applications
and to simplify synthesis flow, the following design techniques have been used:
•
a single rising edge clock times all activity
•
all signals and buses are unidirectional
•
all inputs are required to be synchronous to the single clock.
These techniques simplify the definition of the top-level ARM946E-S signals as all
outputs change from the rising edge and all inputs are sampled with the rising edge of
the clock. In addition, all signals are either input or output only, as bidirectional signals
are not used.
Note
You must use external logic to synchronize asynchronous signals (for example interrupt
sources) before applying them to the ARM946E-S macrocell.
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...