Programmer’s Model
Copyright © ARM Limited 2000. All rights reserved.
2-13
Bit 17, Data RAM load mode
This bit controls the operation of the data RAM load mode.
You can use the data RAM load mode for initializing the data RAM. The data RAM
load mode allows you to load data into ARM registers from either data cache or main
memory, and then write to the same address but within the tightly-coupled data RAM.
The operation of the load mode is described in D-SRAM load mode on page 5-5.
At reset this bit is cleared.
Bit 16, Data RAM enable
This bit controls operation of the tightly-coupled data RAM. When the data RAM is
enabled, it takes precedence over the data cache and AHB for data accesses.
At reset this bit is cleared.
Bit 15, Configure disable loading TBIT
This bit controls the behavior of load PC instructions. When LOW the
ARMv5TExP-specific behavior is enabled, and bit 0 of the loaded data is used to
control the entry into Thumb state when the PC (r15) is the destination register. When
HIGH, this ARMv5TExP behavior is disabled.
At reset this bit is cleared.
Bit 14, Round-robin replacement
This bit controls the cache replacement algorithm.
When HIGH, round-robin replacement is used. When LOW, a pseudo-random
replacement algorithm is used.
At reset this bit is cleared.
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...