Debug Support
8-16
Copyright © 2000 ARM Limited. All rights reserved.
ARM DDI 0186A
8.7
About the EmbeddedICE-RT
The ARM9E-S EmbeddedICE-RT logic provides integrated on-chip debug support for
the ARM9E-S core within the ARM966E-S.
EmbeddedICE-RT is programmed serially using the ARM9E-S TAP controller.
Figure 8-7 illustrates the relationship between the core, EmbeddedICE-RT, and the TAP
controller, showing only the signals that are pertinent to EmbeddedICE-RT.
Figure 8-7 The ARM9E-S, TAP controller and EmbeddedICE-RT
The EmbeddedICE-RT logic comprises:
•
two real-time watchpoint units
•
two independent registers, the debug control register and the debug status register
•
debug communications channel.
The debug control register and the debug status register provide overall control of
EmbeddedICE-RT operation.
TAP
EmbeddedICE-RT
Processor
DBGTCKEN
DBGTMS
DBGTDI
DBGTDO
CLK
DBGIEBKPT
EDBGRQ
DBGACK
DBGEN
DBGRNG[1:0]
DBGEXT[1:0]
DBGCOMMRX
DBGCOMMTX
DBGDEWPT
DBGnTRST
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...