AC Parameters
ARM DDI 0186A
Copyright © 2000 ARM Limited. All rights reserved.
B-17
Note
•
The
VINITHI
and
INITRAM
pins are specified as 95% of the cycle as they are
for input configuration during reset and can be considered static.
•
The INTEST wrapper inputs and outputs are specified as 95% of the cycle as they
are production test related and expected to operate at typically 50% of the
functional clock rate.
T
isetmen
ETMEN
input setup time to rising
CLK
50%
-
T
ihetmen
ETMEN
input hold time from rising
CLK
-
0%
T
isfifofull
FIFOFULL
input setup time to rising
CLK
50%
-
T
ihetmen
FIFOFULL
input hold time from rising
CLK
-
0%
T
ovdma
Rising
CLK
to DMA signals valid
50%
-
T
ohdm
a
DMA signals hold time from rising
CLK
0%
-
T
isdma
DMA input setup time to rising
CLK
50%
-
T
ihdma
DMA input hold time from rising
CLK
-
0%
Table B-1 AC parameters (continued)
Symbol
Parameter
Min
Max
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...