Index
ARM DDI 0186A
Copyright © 2000 ARM Limited. All rights reserved.
Index-3
M
Memory map 3-2
Miscellaneous signals A-11
Multi-ICE 8-3
N
nCPMREQ A-7
nCPTRANS A-7
nFIQ A-11
nIRQ A-11
P
Programmer’s model 2-2
Protocol converter 8-4
R
Register
BIST control 2-10
control 2-5
core control 2-7
debug communications channel
debug communications data read
debug communications data write
debug control 8-16
debug status 8-16
EmbeddedICE-RT debug status
S
SCANEN A-14
Serial interface, JTAG 8-2, 8-5
SERIALEN A-14
SI A-14
Signal
properties A-2
requirements A-2
Signal types
clock interface A-3
coprocessor interface A-6
debug A-8
debug interface 8-2, 8-9
Signals
BIGENDOUT A-11
CHSDE A-6
CHSEX A-6
CLK A-3
COMMRX A-8
COMMTX A-9
CPCLKEN A-6
CPDIN A-6
CPDOUT A-6
CPINSTR A-6
CPLATECANCEL A-6
CPPASS A-6
CPTBIT A-7
DAMReady A-15
DBGACK 8-9, 8-18, A-9
DBGDEWPT 8-18, A-10
DBGEN 8-18, A-9
DBGEXT A-9
DBGIEBKPT 8-18, A-10
DBGINSTREXEC A-9
DBGIR A-8
DBGnTDOEN A-8
DBGnTRST A-8
DBGRNG A-9
DBGRQ A-9
DBGSCREG A-8
DBGSDIN A-8
DBGSDOUT A-8
DBGTAPSM A-8
DBGTCKEN 8-14, A-3
DBGTDI A-8
DBGTDO A-8
DBGTMS A-8
DMAA A-15
DMAD A-15
DMAENABLE A-15
DMAMAS A-15
DMAnREQ A-15
DMAnRW A-15
DMARData A-15
DMAWait A-15
EDBGRQ 8-18, A-9
ETMBIGEND A-12
ETMCHSD A-13
ETMCHSE A-13
ETMDA A-12
ETMDABORT A-12
ETMDBGACK A-12
ETMDMAS A-12
ETMDMORE A-12
ETMDnMREQ A-12
ETMDnRW A-12
ETMDSEQ A-12
ETMEN A-12
ETMHIVECS A-12
ETMIA A-12
ETMID15TO8 A-13
ETMID31TO24 A-13
ETMInMREQ A-12
ETMINSTREXEC A-12
ETMISEQ A-12
ETMITBIT A-12
ETMLATECANCEL A-13
ETMnWAIT A-12
ETMPASS A-13
ETMRDATA A-12
ETMRNGOUT A-12
ETMWDATA A-12
FIFOFULL A-12
HADDR A-4
HBURST A-4
HBUSREQ A-5
HCLKEN A-3
HGRANT A-5
HLOCK A-5
HPROT A-4
HRDATA A-4
HREADY A-4
HRESETn A-3
HRESP A-4
HTRANS A-4
HWDATA A-4
HWRITE A-4
ICAPTUREEN A-14
INITRAM A-11
nCPMREQ A-7
nCPTRANS A-7
nFIQ A-11
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...