Programmer’s Model
2-12
Copyright © 2000 ARM Limited. All rights reserved.
ARM DDI 0186A
Writing to the BIST control register with Bit[0] set initiates a Data SRAM BIST
operation.
Writing to the BIST control register with Bit[16] set initiates an Instruction SRAM
BIST operation.
You can run Instruction and Data BIST operations individually or concurrently. You
must set up the Size, Pause and Enable bits within the BIST control register prior to
initiating a BIST operation.
Reading the BIST control register returns the status of the BIST operations. See
on page 10-4 for a detailed description of the BIST support
and the additional register 15 BIST registers.
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...