Bus Interface Unit
6-12
Copyright © 2000 ARM Limited. All rights reserved.
ARM DDI 0186A
Figure 6-7 Single LDM, no instruction access
Note
HBUSREQ
is driven LOW after two IDLE cycles which are inserted after a
LDM
that is
immediately followed by an external instruction access. An
LDM
, immediately followed
by any other AHB data access, also results in two IDLE cycles being inserted between
the two accesses.
STM followed by instruction fetch
Figure 6-8 on page 6-13 shows an example of an
STM
transferring three words,
immediately followed by an instruction fetch. The instruction read begins with a
NONSEQ/IDLE sequence after the final sequential data access. In this example,
subsequent instruction fetches are sequential.
HGRANT
HTRANS
NONSEQ
SEQ
IDLE
CLK
HBUSREQ
HWRITE
HREADY
HWDATA
HADDR
DA-1
DA-2
DA-3
DD-1
DD-2
DD-3
SEQ
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...