Bus Interface Unit
6-14
Copyright © 2000 ARM Limited. All rights reserved.
ARM DDI 0186A
Figure 6-9 Single LDM followed by sequential instruction fetch
Note
The NONSEQ cycle of the instruction fetch replaces the second IDLE cycle that occurs
when an AHB data access is required following the
LDM
.
STM crossing a 1KB boundary
AMBA Rev.2 Specification
states that sequential accesses must not cross 1KB
boundaries. The ARM966E-S splits sequential accesses that cross a 1KB boundary into
two sets of separate accesses.
Figure 6-10 on page 6-15 shows bus activity when a
STM
writing four words, crosses a
1KB boundary. DA-3 is the first address in a new 1KB region. The two sets of transfers
each begin with a nonsequential access type, and are separated by an IDLE cycle.
HTRANS
NONSEQ
SEQ
SEQ
HWRITE
HREADY
HWDATA
HADDR
DA-1
DA-2
IA-3
DD-1
DD-2
DD-3
SEQ
CLK
IDLE
NONSEQ
IDLE
DA-3
IA-1
ID-1
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...