Signal Descriptions
A-6
Copyright © 2000 ARM Limited. All rights reserved.
ARM DDI 0186A
A.4
Coprocessor interface signals
Table A-3 describes the ARM966E-S coprocessor interface signals.
Table A-3 Coprocessor interface signals
Name
Direction
Description
CPCLKEN
Coprocessor clock
enable
Output
Synchronous enable for coprocessor pipeline
follower. When HIGH on the rising edge of
CLK
the
pipeline follower logic is able to advance.
CPINSTR[31:0]
Coprocessor
instruction data
Output
The 32-bit coprocessor instruction bus over which
instructions are transferred to the coprocessor
pipeline follower.
CPDOUT[31:0]
Coprocessor read
data
Output
The 32-bit coprocessor read data bus for transferring
data to the coprocessor.
CPDIN[31:0]
Coprocessor write
data
Input
The 32-bit coprocessor write data bus for transferring
data from the coprocessor.
CPPASS
Output
Indicates that there is a coprocessor instruction in the
Execute stage of the pipeline, and it must be
executed.
CPLATECANCEL
Output
If HIGH during the first memory cycle of a
coprocessor instruction, then the coprocessor must
cancel the instruction without changing any internal
state. This signal is only asserted in cycles where the
previous instruction caused a Data Abort to occur.
CHSDE[1:0]
Coprocessor
handshake decode
Input
The handshake signals from the Decode stage of the
coprocessor’s pipeline follower. Indicates ABSENT
(10), WAIT (00), GO (01), or LAST (11).
CHSEX[1:0]
Coprocessor
handshake execute
Input
The handshake signals from the Execute stage of the
coprocessor’s pipeline follower. Indicates ABSENT
(10), WAIT (00), GO (01), or LAST (11).
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...