Signal Descriptions
ARM DDI 0186A
Copyright © 2000 ARM Limited. All rights reserved.
A-11
A.6
Miscellaneous signals
Table A-5 describes the ARM966E-S miscellaneous signals.
Table A-5 Miscellaneous signals
Name
Direction
Description
nFIQ
Not fast interrupt
request
Input
This is the Fast Interrupt Request signal. This signal
must be synchronous to
CLK
.
nIRQ
Not interrupt request
Input
This is the Interrupt Request signal. This signal must
be synchronous to
CLK
.
VINITHI
Exception vector
location at reset
Input
Determines the reset location of the exception
vectors. When LOW, the vectors are located at
0x00000000
. When HIGH, the vectors are located at
0xFFFF0000
.
INITRAM
Tightly-coupled
SRAM enable at
reset
Input
Determines the tightly-coupled SRAM reset
enable.When HIGH, the instruction and data SRAM
are both enabled during reset, when LOW, the SRAM
are disabled during reset.
BIGENDOUT
Output
When HIGH, the ARM966E-S treats bytes in
memory as being in big-endian format. When LOW,
memory is treated as little-endian.
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...