SRAM Stall Cycles
C-8
Copyright © 2000 ARM Limited. All rights reserved.
ARM DDI 0186A
Figure C-7 I-SRAM data write followed by instruction fetch
I-SRAM write followed by instruction fetch, data write
This case is where a write is taking place to the I-SRAM that is immediately followed
by both an instruction fetch and a data write. The second write is performed
immediately after the current write without penalty. However, the core must be stalled
until both the second write and instruction fetch have completed, so there are two stall
cycles (see Figure C-8 on page C-9).
Addr B (I fetch)
Read Instr (B)
Write data (A)
Addr A (write)
CLK
DnMREQ
DA[31:1]
I-SRAM Addr
WDATA[31:0]
SYSCLKEN
I-SRAM
write cycle
Addr B
INSTR[31:0]
I-SRAM
read cycle
DnRW
IA[31:1]
Addr A
stall
cycle
InMREQ
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...