Tightly-coupled SRAM
4-10
Copyright © 2000 ARM Limited. All rights reserved.
ARM DDI 0186A
FOURSEGX8
Figure 4-5 on page 4-11 shows that the SRAM needs to be split into four-byte wide
segments where an SRAM does not support byte-writes. In order to give an example of
the most complex interface possible, Figure 4-5 on page 4-11 assumes that each
byte-wide SRAM needs to be split into four blocks (see word-wide SRAM in
on page 4-9 the SRAM Address is 11 bits. Bits [12:11] of the address
are used to decode which of the four word-wide RAMs is selected.
ByteWrite[3:0]
is used (inside IRamIF.v) to decode each
word-wide chip select into four separate chip select signals, one for each byte of the
word.
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...