AArch64 Memory Model Feature Register 0, EL1 ....................... ....................... B2-448
AArch32 Memory Model Feature Register 0, EL1 ....................... ....................... B2-467
AArch32 Memory Model Feature Register 1, EL1 ....................... ....................... B2-469
AArch32 Memory Model Feature Register 2, EL1 ....................... ....................... B2-471
AArch32 Memory Model Feature Register 3, EL1 ....................... ....................... B2-473
IFSR32_EL2 with Short-descriptor translation table format ................................ B2-480
IFSR32_EL2 with Long-descriptor translation table format ................ ................ B2-482
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
11
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......