A10.2
CHI configurations
This section describes the CHI configurations.
The following table shows the permitted combinations of these signals and the supported configurations
in the Cortex
‑
A35 processor, with a CHI bus.
Table A10-1 Supported CHI configurations
Signal
Feature
CHI non-coherent
CHI outer coherent
CHI inner coherent
No L3 cache With L3
cache
No L3 cache With L3
cache
No L3 cache With L3
cache
BROADCASTCACHEMAINT
0
1
0
1
0
1
BROADCASTOUTER
0
0
1
1
1
1
BROADCASTINNER
0
0
0
0
1
1
The following table shows the key features in each of the supported CHI configurations.
Table A10-2 Supported features in the CHI configurations
Features
Configuration
CHI non-coherent,
no L3 cache
CHI non-coherent,
with L3 cache
CHI outer
coherent
CHI inner
coherent
Cache maintenance requests on
TXREQ channel
No
Yes
Yes
Yes
Snoops on RXREQ channel
No
No
Yes
Yes
Coherent requests on TXREQ
channel
No
No
Yes
Yes
DVM requests on TXREQ channel
No
No
No
Yes
A10 CHI Master Interface
A10.2 CHI configurations
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
A10-127
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......