Configuration options for the ETM unit and trace resources ............... ............... C3-598
Programming and reading ETM trace unit registers ..................... ..................... C3-601
Direct access to internal memory
External Debug Integration Mode Control Register ............................................ C8-650
C8.10 External Debug Peripheral Identification Register 1 ..................... ..................... C8-659
C8.11
C8.12 External Debug Peripheral Identification Register 3 ..................... ..................... C8-661
C8.13 External Debug Peripheral Identification Register 4 ..................... ..................... C8-662
C8.14 External Debug Peripheral Identification Register 5-7 ........................................ C8-663
C8.15 External Debug Component Identification Registers .......................................... C8-664
C8.16 External Debug Component Identification Register 0 .................... .................... C8-665
C8.17 External Debug Component Identification Register 1 .................... .................... C8-666
C8.18 External Debug Component Identification Register 2 .................... .................... C8-667
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
13
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......