•
B1.24 AArch32 Address registers
•
B1.25 AArch32 Thread registers
•
B1.26 AArch32 Performance monitor registers
•
B1.27 AArch32 Secure registers
•
B1.28 AArch32 Virtualization registers
•
B1.29 AArch32 GIC system registers
•
B1.30 AArch32 Generic Timer registers
•
B1.31 AArch32 Implementation defined registers
•
B1.32 Auxiliary Control Register
•
B1.33 Auxiliary Data Fault Status Register
•
•
B1.35 Auxiliary Instruction Fault Status Register
•
B1.36 Auxiliary Memory Attribute Indirection Register 0
•
B1.37 Auxiliary Memory Attribute Indirection Register 1
•
B1.38 Configuration Base Address Register
•
•
•
B1.41 Architectural Feature Access Control Register
•
B1.42 CPU Auxiliary Control Register
•
B1.43 CPU Extended Control Register
•
B1.44 CPU Memory Error Syndrome Register
•
B1.45 Cache Size Selection Register
•
•
B1.47 Domain Access Control Register
•
B1.48 Data Fault Address Register
•
B1.49 Data Fault Status Register
•
B1.50 DFSR with Short-descriptor translation table format
•
B1.51 DFSR with Long-descriptor translation table format
•
B1.52 Encoding of ISS[24:20] when HSR[31:30] is 0b00
•
B1.53 FCSE Process ID Register
•
B1.54 Hyp Auxiliary Configuration Register
•
B1.55 Hyp Auxiliary Control Register
•
B1.56 Hyp Auxiliary Data Fault Status Syndrome Register
•
B1.57 Hyp Auxiliary Instruction Fault Status Syndrome Register
•
B1.58 Hyp Auxiliary Memory Attribute Indirection Register 0
•
B1.59 Hyp Auxiliary Memory Attribute Indirection Register 1
•
B1.60 Hyp Architectural Feature Trap Register
•
B1.61 Hyp Configuration Register
•
B1.62 Hyp Configuration Register 2
•
B1.63 Hyp Debug Control Register
•
B1.64 Hyp Data Fault Address Register
•
B1.65 Hyp Instruction Fault Address Register
•
B1.66 Hyp IPA Fault Address Register
•
B1.67 Hyp System Control Register
•
•
B1.69 Hyp System Trap Register
•
B1.70 Hyp Translation Control Register
•
B1.71 Hyp Vector Base Address Register
•
B1.72 Auxiliary Feature Register 0
•
B1.73 Debug Feature Register 0
•
B1.74 Instruction Set Attribute Register 0
•
B1.75 Instruction Set Attribute Register 1
•
B1.76 Instruction Set Attribute Register 2
•
B1.77 Instruction Set Attribute Register 3
•
B1.78 Instruction Set Attribute Register 4
•
B1.79 Instruction Set Attribute Register 5
B1 AArch32 system registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-148
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......