B1.20
AArch32 Identification registers
The following table shows the identification registers.
Table B1-19 Identification registers
Name
CRn Op1 CRm Op2 Reset
Description
MIDR
c0
0
c0
0
0x411FD040
CTR
1
0x84448004
TCMTR
2
0x00000000
TLBTR
3
0x00000000
MPIDR
5
-
B1.97 Multiprocessor Affinity Register
The reset value depends on the primary inputs, CLUSTERIDAFF1 and
CLUSTERIDAFF2, and the number of cores that the device implements.
REVIDR
6
0x00000000
ID_PFR0
c1
0
0x00000131
B1.84 Processor Feature Register 0
ID_PFR1
1
0x10011011
B1.85 Processor Feature Register 1
Bits [31:28] are
0x1
if the GIC CPU interface is implemented and enabled,
and 0x0
otherwise.
ID_DFR0
2
0x03010066
B1.73 Debug Feature Register 0
Bits [19:16] are
0x1
if ETM is implemented, and
0x0
otherwise.
ID_AFR0
3
0x00000000
B1.72 Auxiliary Feature Register 0
ID_MMFR0
4
0x10201105
B1.80 Memory Model Feature Register 0
ID_MMFR1
5
0x40000000
B1.81 Memory Model Feature Register 1
ID_MMFR2
6
0x01260000
B1.82 Memory Model Feature Register 2
ID_MMFR3
7
0x02102211
B1.83 Memory Model Feature Register 3
ID_ISAR0
c2
0
0x02101110
B1.74 Instruction Set Attribute Register 0
ID_ISAR1
1
0x13112111
B1.75 Instruction Set Attribute Register 1
ID_ISAR2
2
0x21232042
B1.76 Instruction Set Attribute Register 2
ID_ISAR3
3
0x01112131
B1.77 Instruction Set Attribute Register 3
ID_ISAR4
4
0x00011142
B1.78 Instruction Set Attribute Register 4
B1 AArch32 system registers
B1.20 AArch32 Identification registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-176
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......