Table B1-19 Identification registers (continued)
Name
CRn Op1 CRm Op2 Reset
Description
ID_ISAR5
c0
0
c2
5
0x00011121
B1.79 Instruction Set Attribute Register 5
ID_ISAR5 has the value
0x00010001
if the Cryptographic Extension is not
implemented and enabled.
CCSIDR
1
c0
0
-
CLIDR
1
0x0A200023
The value is
0x09200003
if the L2 cache is not implemented.
AIDR
7
0x00000000
CSSELR
2
c0
0
0x00000000
B1.45 Cache Size Selection Register
B1 AArch32 system registers
B1.20 AArch32 Identification registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-177
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......